



## PolyStrata<sup>®</sup> PCB Integration Guide

#### Purpose

This document is intended to outline general guidelines when integrating PolyStrata<sup>®</sup> surface mount components onto a PCB. This includes footprint creation/import, matching compensation for PolyStrata<sup>®</sup> to transmission line, setting up paste and solder resist layers, and design for manufacturability rules to include in a design.

#### Footprint Import:

For all PolyStrata<sup>®</sup> SMT components, DXF drawings and native Altium libraries are available for importing into ECAD tools. Other formats may be available on request. Nuvotronics recommends importing the footprint using one of these provided formats for best results. Every ECAD tool will be slightly different with how DXFs are imported. However, the general procedure for importing DXFs is as follows:

- 1. Open the DXF in the preferred ECAD tool.
- 2. Assign layers from the DXF to the corresponding design layer:

| ×      | Current layer: 0     |                                           |            |   |          |          |            |       | Search for layer 🔍 |      |        |  |
|--------|----------------------|-------------------------------------------|------------|---|----------|----------|------------|-------|--------------------|------|--------|--|
| ×      | iç 🖻 / 🐔 🐔 🐔 🕾       |                                           |            |   |          | € ₽ \$   |            |       |                    |      |        |  |
| AGER   | Filters              | <b>«</b> S.,                              | Name       | • | On       | Freeze   | L., P.,    | Color | Linetype           | Line | weight |  |
|        | ∎\$ AII<br>È\$ AII I | ×                                         | 0          |   | -        | <b>.</b> | 1          | wh    | Continu            | -    | Defa   |  |
|        |                      | Usi 🥌                                     | Pad Holes  |   | -        |          | - <b>1</b> | 156   | Continu            | —    | Defa I |  |
|        |                      | -                                         | Top Layer  |   | -        |          | - <b>-</b> | red   | Continu            | —    | Defa I |  |
|        |                      | -                                         | Top Paste  |   | •        | ÷.       | 🖬 🚔        | 8     | Continu            | —    | Defa I |  |
|        |                      | -                                         | Top Solder |   | <b>.</b> |          | 🖬 🚔        | 216   | Continu            |      | Defa I |  |
|        |                      | -                                         | Via Holes  |   | •        | ÷.       | 🖬 🚍        | 16    | Continu            | —    | Defa I |  |
| ≩.     |                      |                                           |            |   |          |          |            |       |                    |      |        |  |
| ž,     |                      |                                           |            |   |          |          |            |       |                    |      |        |  |
| IES    |                      |                                           |            |   |          |          |            |       |                    |      |        |  |
| 8      |                      |                                           |            |   |          |          |            |       |                    |      |        |  |
| b      |                      |                                           |            |   |          |          |            |       |                    |      |        |  |
| NER PF | <                    | >                                         |            |   |          |          |            |       |                    |      |        |  |
|        | Invert fi            |                                           |            |   |          |          |            |       | >                  |      |        |  |
| 4      |                      |                                           |            |   |          |          |            |       |                    |      |        |  |
| -      | All: 6 layers dis    | All: 6 layers displayed of 6 total layers |            |   |          |          |            |       |                    |      |        |  |

- a. Pad Holes: Only used on legacy parts for alignment pins to the PCB.
- b. Top Layer: Top copper and top keepouts. Filled copper will appear as solid polylines and keepouts will appear as dashed polylines.
- c. Top Paste: Recommended solder paste pattern.
- d. Top Solder: Top side solder-resist negative.
- e. Via Holes: Recommended via size/placement for isolation and matching.
- 3. After import, the footprint should be a collection of polylines:





Each polyline represents the boundary edge of a fill. To finish the footprint, create a fill region inside each polyline boundary on the corresponding layers. For via placement, place the via in the center of the reference circles and set the annular ring size to the diameter of the reference. The result of the import is shown below:

- 4. The result of the import is shown below:

2305 Presidential Drive Durham, NC 28803



#### **Footprint Creation:**

Another approach to creating a footprint is using the Nuvotronics provided interface control drawing (ICD) with expansion design rules. An example of an ICD is provided below:



Ordinate dimensions of the PCB contact points are provided on the control drawing. Additionally, a breakout view of the SMT launch is provided to maintain the  $50\Omega$  reference plane at the contact point. The design procedure for creating the footprint is:

- 1. Create pads/landing points based on the provided PolyStrata® geometry.
- 2. Expand out the paste layer, copper layer, and solder resist by 1, 2, and 4 mil respectively:

# PolyStrata<sup>®</sup> PCB Integration Guide





3. Add copper keepout around RF launch to match ground geometry:



There should be no copper fill between the center conductor and RF ground.



### Re-tuning PolyStrata<sup>®</sup> to Co-planar Waveguide Transition:

The CPWG transition provided by Nuvotronics is tuned to the PCB stackup outlined in the part's corresponding datasheet. Several stackups may be used depending on the upper frequency range of the PolyStrata<sup>®</sup> part. Generally, the following 4-layer stackup using RO4350B dielectric is used unless otherwise noted:



[1]: Note that these dielectrics may be FR4-2116 for PCBAs that only use CPWG and thus have no RF traces in layers 3-4.

For any deviations from this stackup, the tuning stub will need to be adjusted to accommodate for board parasitics in the transition. The PolyStrata<sup>®</sup> RF port is designed to be nominal 50Ω. The footprint land pattern will have a small series inductance to accommodate for the parasitic capacitance in the transition from rectangular coax on the PolyStrata<sup>®</sup> to CPWG on the board:



For more information or assistance on this tuning feature, please reach out to your Nuvotronics representative to connect with Applications Engineering.